

Fig. 1. (a) Schematic diagram and (b) top-view SEM image of the RESURF Ga<sub>2</sub>O<sub>3</sub> SBD. (c) The  $N_d$ - $N_a$  depth profile of the Ga<sub>2</sub>O<sub>3</sub> epi layers. (d) C-V and  $1/C^2$ -V characteristics of the vertical NiO/Ga<sub>2</sub>O<sub>3</sub> diode at 25°C and 200°C.



Fig. 2. Simulated E-field contour of Ga<sub>2</sub>O<sub>3</sub> RESURF SBDs with  $t_{\text{NiO}}$  of (a) 58nm, (b) 75nm, and (c) 97nm, at  $V_{\text{R}}$ =4kV. (d) Simulated current density contour of the 75-nm-RESURF SBD at 2V.



Fig. 3. Reverse I-V characteristics of the SBDs and RESURF SBDs with  $L_{AC}$  of (a) 30 and (b)50µm, both with various  $t_{NiO.}$  (c) Reverse I-V characteristics of the 75-nm-RESURF SBDs with two  $L_{AC}$  at 25°C and 200°C. (d) BV as a function of the charge imbalance percentage. The hollow symbols show the projected BV of the 75-nm-RESURF SBDs.



Fig. 4. (a) Forward I-V characteristics of the SBDs and RESURF SBDs, both with  $L_{AC}$ =30 and 50 µm. (b) Forward I-V characteristics of the RESURF SBD with  $L_{AC}$ =30µm at temperatures of 25°C to 200°C at a step of 25°C.



Fig. 5. (a) Benchmark of the differential  $R_{on,sp}$  vs. BV for our device and the reported Ga<sub>2</sub>O<sub>3</sub> devices with BV > 3kV. (b) The BV vs. max operational temperature benchmark for our device and the reported high-temperature Ga<sub>2</sub>O<sub>3</sub> devices with BV > 100V.