# **Program Overview**

|               |                      | <br>0111011                    |
|---------------|----------------------|--------------------------------|
| Room          | Jefferson 1 & Atrium | Jefferson 2-3                  |
| Room<br>/Time |                      |                                |
| ,             |                      |                                |
|               |                      |                                |
| МоР           | Dantas Casalana      |                                |
| IVIOP         | Poster Sessions      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
|               |                      |                                |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |
| WeM           |                      | EP1-WeM: Process & Devices III |

## Monday Evening, August 8, 2022

### Electronic Transport and Breakdown Phenomena Room Jefferson 1 & Atrium - Session ET-MoP

# Electronic Transport and Breakdown Phenomena Poster Session

ET-MoP-2 Electric Field Mapping in β-Ga<sub>2</sub>O<sub>3</sub> by Photocurrent Spectroscopy, *Darpan Verma*, *M. Adnan*, *S. Dhara*, Ohio State University; *C. Sturm*, Universitat Leipzig, Germany; *S. Rajan*, *R. Myers*, Ohio State University

Power electronics devices suffer from unexpected field non-uniformity, and high field often degrades these devices by limiting their lifetime. Electricfield mapping could aid in the design of device features non-destructively by identifying breakdown regions. We will discuss progress in developing an E-field mapping technique that can spatially map out the E-field maxima in β-Ga<sub>2</sub>O<sub>3</sub> space charge regions and could identify E-field hotspots at which the breakdown is likely. Previously, we showed that the Exciton Franz-Keldysh (XFK) effect can be used to estimate the local E-field maximum in (010) β-Ga<sub>2</sub>O<sub>3</sub> Schottky diodes based on the redshift of the photocurrent spectral peak. 1 In that study, we implemented an XFK model using an analytical approximation for the XFK effect based on the modified Wannier-Mott model. Here, we extend these measurements to higher photon energies (< 5.6 eV) in (001) β-Ga<sub>2</sub>O<sub>3</sub> Schottky diodes, and observe a total of three absorption peaks whose intensity varies with the angle of the linear polarization of the monochromatic UV light incident on the device. The three peaks at 4.9 eV, 5.2 eV and at 5.5 eV, match quasi-particle-DFT transitions as well as measurements in  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> from previous studies<sup>2,3</sup>. Peaks at 4.9 eV and 5.2 eV correspond to excitons polarized within the a-c plane, and the peak at 5.5 eV corresponds to exciton along the b axes. These peaks red shift with bias and can be calibrated to serve as an E-field sensors. A well-calibrated vertical Schottky barrier diode was fabricated on a 10um thick HVPE grown (001) β-Ga<sub>2</sub>O<sub>3</sub> epitaxial layer (N<sub>D</sub>=1.5E16/cm<sup>3</sup>). For the top Schottky contact, a circular Pt (5nm) layer was deposited by Ebeam evaporation. Further, leaving the center of the Pt layer exposed for light illumination, a circular ring (overlapping the thin Pt layer) with a contact pad was fabricated using Pt/Au (30/70nm). Afterward, an ohmic back contact of Ti/Au (30/70nm) was blanket deposited. At this structure, the parallel-plate electric field can be theoretically estimated to calibrate the redshift of the photocurrent peaks to E-field values and convert the spatially-resolved photocurrent spectra into mapped E-field values across the whole device active region.

#### References:

- <sup>1</sup> M.M.R. Adnan, D. Verma, Z. Xia, N.K. Kalarickal, S. Rajan, and R.C. Myers, Phys. Rev. Appl. **16**, 1 (2021).
- <sup>2</sup> J. Furthmüller and F. Bechstedt, Phys. Rev. B **93**, 1 (2016).
- <sup>3</sup> C. Sturm, R. Schmidt-Grund, C. Kranert, J. Furthmüller, F. Bechstedt, and M. Grundmann, Phys. Rev. B **94**, 1 (2016).

ET-MoP-3 Activation of Si, Ge, and Sn Donors in High-Resistivity Halide Vapor Phase Epitaxial β-Ga<sub>2</sub>O<sub>3</sub>:N, Joseph Spencer, Naval Research Laboratory/ Virginia Tech CPES; M. Tadjer, A. Jacobs, M. Mastro, J. Gallagher, J. Freitas, Jr, Naval Research Laboratory; T. Tu, A. Kuramata, K. Sasaki, Novel Crystal, Japan; Y. Zhang, Virginia Tech (CPES); T. Anderson, K. Hobart, Naval Research Laboratory

With an ultra-wide bandgap (4.8eV), high critical field (6-8MV/cm) and melt-growth capability, the popularity of Gallium oxide (GO) has surged within the material growth and electronic device fields. Even with an UWBG, dopants such as Si and Sn have been shown to be shallow donors (30 and 60meV, respectively) [1-2]. It has also been demonstrated that the addition of nitrogen acceptors allows for the UID level to fall as low as  $10^{14} {\rm cm}^3$ , extending the doping range of GO by over an order of magnitude [3,4]. The inclusion of N also results in a highly resistive current blocking layer (CBL) in GO due to the deep acceptor state formed by the N dopants. In this work we demonstrate how implanted donors can overcompensate the highly resistive GO:N CBL, resulting in highly conductive films while the unimplanted regions remain highly resistive.

Halide vapor phase epitaxial (HVPE) films were grown on semi-insulating (001) GO:Fe substrates. Prior works [5] characterized the films using Secondary ion mass spectroscopy (SIMS) to confirm the presence of the N acceptor and 9.2  $\mu$ m thickness. C-V measurements showed a net free carrier concentration below the detectable limit of  $10^{14}$  cm $^{-3}$  ( $N_D$ - $N_A$ ).

Lateral Schottky diodes showed breakdown voltages that surpassed 2kV for the resistive films [5].

Linear/circular transfer length method (LTLM/CTLM) and van der Pauw (VdP) structures were patterned for donor implantation. Si, Ge, and Sn donors were implanted with a box profile of 100nm at a dose of  $3.3^{14} {\rm cm}^2$ . Implanted donors were activated with a rapid thermal anneal (RTA) at 925C for 30min in N2. The LTLM/CTLM and VdP structures were isolated using an 800W BCl<sub>3</sub> reactive ion etcher for a 150nm etch. Ti/Au ohmic contacts were deposited followed by a contact anneal.

A contact resistance ( $R_c$ ) of 1.2  $\Omega$ mm and 2.3  $\Omega$ mm for the Si and Sn implanted samples, respectively was measured from LTLM/CTLMs. Temperature dependent Hall effect measurements (15-300K) gave the sheet carrier concentration ( $n_s$ ), sheet resistance ( $R_{sh}$ ), and mobility ( $\mu$ ). Hall structures that did not receive implantation of the active region between the ohmic contacts could not be measured due to excessive resistance demonstrating retention of N doped film resistivity. Full implanted VdP structures were highly conductive and measurable. At 300K, the Si, Ge, and Sn doped samples achieved mobilities, sheet resistances, and sheet electron densities of 86, 71, and 59 cm2/Vs, 324, 941, and 1750  $\Omega$ /sq, and 2.25e14, 9.3e13, and 6.0e13 cm² respectively. The implant activation efficiency was found to be 66%, 28%, and 18% for Si, Ge, and Sn, respectively. See supplemental page for references.

# Wednesday Morning, August 10, 2022

### Electronic and Photonic Devices, Circuits and Applications Room Jefferson 2-3 - Session EP1-WeM

#### **Process & Devices III**

Moderator: Uttam Singisetti, University of Buffalo, SUNY

9:15am EP1-WeM-4 Remarkable Improvement of Conductivity in B-Ga<sub>2</sub>O<sub>3</sub> by High-Temperature Si Ion Implantation, *Arka Sardar*, *T. Isaacs-Smith*, *S. Dhar*, Auburn University; *J. Lawson*, *N. Merrett*, Air Force Research Laboratory, USA

Monoclinic Beta Gallium Oxide ( $\beta\text{-}Ga_2O_3)$  is emerging as a promising wide bandgap semiconductor for high voltage electronics. Ion implantation is a key process for device fabrication as it provides a unique way to carry out selective area doping with excellent control. It has been demonstrated that Si implantation into (010)  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> at room temperature followed by annealing at ~1000°C, results in an activation efficiency ( $\eta$ ) of 63% for Si concentrations up to ~5e19 cm<sup>-3</sup>. However, for higher concentrations, a severe drop of the  $\eta$  to 6% occurs [1]. In this work, we demonstrate that high-temperature implantation can be used to significantly improve this for heavily implanted  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>. In the case of SiC, implantation at > 500°C results in superior conductivity due to lower defect densities and better recrystallization after annealing [2]. Based on this, we performed room temperature (RT, 25°C) and high temperature (HT, 600°C) Si implants into MBE grown 300 nm (010)  $\beta\text{-}Ga_2O_3$  films with energies of 275 keV and 425 keV through ~110 nm Mo and ~30 nm  $Al_2O_3$  layers; with a total of fluence of 2.4e15 cm<sup>-2</sup> or 4.8e15 cm<sup>-2</sup>. This was followed by annealing in flowing nitrogen at 970°C for 30 minutes to activate the dopants. SIMS shows the Si profile is ~400 nm deep with an average concentration of ~6.0e19 cm<sup>-3</sup> for the lower fluence samples, and expected to be ~1.2e20cm<sup>-3</sup> for the higher fluence (SIMS ongoing). No significant difference in surface roughnesses were detected by AFM throughout the process. HRXRD shows structural defects after the implantation and partial crystallization recovery upon annealing, where the advantage was in favor of HT implantation. The ratio of the free electron concentration from Hall measurements and the total amount of Si in  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> was used to determine the activation efficiencies. For the lower fluence, the HT sample shows only a  $^{\sim}6\%$  improvement of  $\eta$ over the RT sample. Remarkably, for the higher fluence, while the RT sample was too resistive for measurement, the HT sample had  $\eta$  close to 70%, with a high sheet electron concentration of 3.3e15 cm<sup>-2</sup> and excellent mobility of 92.8 cm<sup>2</sup>/V·s at room temperature. These results are highly encouraging for achieving ultra-low resistance heavily doped β-Ga<sub>2</sub>O<sub>3</sub> layers using ion implantation, which will be discussed further in this presentation.

References:

[1]K. Sasaki et.al,, Appl. Phys. Express 6, 086502 (2013).

[2]F. Roccaforte, et. al, , Micro 2, 23 (2022).

Acknowledgments:

We acknowledge the support of the Department of Physics, Auburn University.

9:30am EP1-WeM-5 Towards Lateral and Vertical Ga₂O₃ Transistors for High Voltage Power Switching, Kornelius Tetzner, J. Würfl, E. Bahat-Treidel, O. Hilt, Ferdinand-Braun-Institut, Leibniz-Institut für Höchstfrequenztechnik (FBH), Germany; Z. Galazka, S. Bin Anooz, A. Popp, Leibniz-Institut für Kristallzüchtung (IKZ), Germany

INVITED
Gallium Oxide (Ga₂O₃) power switching devices are expected to hoost

Gallium Oxide (Ga<sub>2</sub>O<sub>3</sub>) power switching devices are expected to boost efficiency of power converters predominately operating at comparatively high bias voltage levels in the kV range. Thanks to the extraordinarily high energy band gap of 4.9 eV a high device breakdown strength of about 8 MV/cm is expected. Thus it is possible to efficiently utilize these properties for very compact power devices with aggressively minimized gate to drain separation. This enables low resistive on-state and low leakage off-state properties. Most Ga<sub>2</sub>O<sub>3</sub> devices introduced so far rely on volume electron transport properties; only a few 2DEG devices have been demonstrated. In any case the values of electron mobility and saturation velocity in Ga<sub>2</sub>O<sub>3</sub> crystals may depend on crystal orientation and did not yet reach properties being comparable to more developed wide band gap semiconductor families such as GaN and SiC. – Nevertheless the benefit of Ga<sub>2</sub>O<sub>3</sub> devices

relates to the combination of high breakdown field and electron transport properties and the resulting compact device design strategies are already getting competitive to existing power switching technologies.

The presentation will give an overview on the current status of lateral and vertical  $Ga_2O_3$  devices with a special emphasis on results obtained at FBH and IKZ [1]. For both cases concepts for epitaxial layer structures and device designs suitable for reaching the targeted performance will be discussed especially in terms of breakdown voltage and channel current density. Critical points for device optimization such as type of gate recess in lateral transistors and concepts of critical electric field reduction in vertical transistors will be addressed.

[1] K. Tetzner, IEEE Electron Device letters, vol. 40, No. 9, (2019), pp. 1503 - 1506

10:00am EP1-WeM-7 Comparison of β-Ga<sub>2</sub>O<sub>3</sub> Mosfets With TiW and NiAu Metal Gates for High-Temperature Operation, Nicholas Sepelak, KBR, Wright State University; D. Dryden, KBR; R. Kahler, University of Texas at Dallas; J. William, Air Force Research Lab, Sensors Directorate; T. Asel, Air Force Research Laboratory, Materials and Manufacturing Directorate; H. Lee, University of Illinois at Urbana-Champaign; K. Gann, Cornell University; A. Popp, Leibniz-Institut für Kristallzüchtung, Germany; K. Liddy, Air Force Research Lab, Sensors Directorate; K. Leedy, Air Force Research Laboratory, Sensors Directorate; W. Wang, Wright State University; W. Zhu, University of Illinois at Urbana-Champaign; M. Thompson, Cornell University; S. Mou, Air Force Research Laboratory, Materials and Manufacturing Directorate, USA; K. Chabak, A. Green, Air Force Research Laboratory, Sensors Directorate; A. Islam, Air Force Research Laboratory, Sensors Directory β-Ga<sub>2</sub>O<sub>3</sub> offers a robust platform for operation of electronic devices at a high temperature because of its large band gap and low intrinsic carrier concentration. We have recently characterized the high temperature performance β-Ga<sub>2</sub>O<sub>3</sub> field effect transistors using different gate metals in vacuum and air ambient at temperatures up to 500 °C.

The devices fabricated using TiW refractory metal gate and  $Al_2O_3$  gate dielectric exhibited stable operation up to 500 °C in vacuum and up to 450 °C in air [1]. Transfer ( $I_{DS}$ - $V_{GS}$ ) characteristics of a device were measured at various temperatures in vacuum and air. Extracted  $I_{MAX}/I_{MIN}$  for the vacuum test reduced from  $^{\sim}10^4$  to  $10^2$  as temperature was increased up to 500 °C. During the vacuum characterization, the contact resistance remained unchanged at all temperatures and, therefore, device characteristics showed no degradation once devices were brought back to RT even after several hours of device operation at 500 °C in vacuum.

The devices, fabricated with Ni/Au gate metal and Al $_2O_3$  gate dielectric, exhibited stable operation up to 500 °C in air [2]. The measured I $_0$ -V $_0$  characteristics showed no current degradation up to 450 °C. At 500 °C, the device exhibited a drop in I $_0$ ; however, device characteristics recovered once the device is brought back to RT, even after 20 hours of device operation at 500 °C.

For tests in air ambient, both Ni/Au and Ti/W devices observed an increase in current with temperature due to activation carriers from dopants/traps in the device, however, both exhibited  $I_{\text{MAX}}/I_{\text{MiN}} < 10^2$  at 450 °C because of contact degradation. The barrier height of  $\varphi_B \sim 1.0$  eV and 0.77 eV was calculated for the TiW/Al<sub>2</sub>O<sub>3</sub> and the NiAu/Al<sub>2</sub>O<sub>3</sub> interfaces, respectively using thermionic emission theory. Thought the values of  $\varphi_B$  for the Ti/W contacts was consistent with that expected from the work-function difference between TiW and Al<sub>2</sub>O<sub>3</sub>, the devices with Ni/Au yielded lower  $\varphi_B$  presumably due to the diffusion of Ni and the partial crystallization of the Al<sub>2</sub>O<sub>3</sub> dielectric [3]. Our results suggest that with appropriate choice of metals and gate dielectrics, the stable 500 °C operation using  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> is achievable.

[1] Sepelak et al., "High-temperature operation of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOSFET with TiW refractory metal gate," *DRC*, 2022.

[2] Sepelak et al., "First Demonstration of 500 °C Operation of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOSFET in Air," CSW, 2022

[3] Islam et al., "Thermal stability of ALD-grown SiO2 and Al2O3 on (010)  $\beta$  -Ga2O3 substrates," DRC, 2022.

10:15am EP1-WeM-8 High Electron Mobility Si-doped β-Ga<sub>2</sub>O<sub>3</sub> MESFETs, Arkka Bhattacharyya, University of Utah; S. Roy, University of California at Santa Barbara; P. Ranga, University of Utah; S. Krishnamoorthy, University of California at Santa Barbara

A hybrid low temperature - high temperature (LT-HT) buffer/channel stack growth is demonstrated using MOVPE with superior carrier mobility values. An LT-grown ( $600^{\circ}$ C) undoped Ga<sub>2</sub>O<sub>3</sub> buffer (250-330 nm thick) is grown

# Wednesday Morning, August 10, 2022

followed by transition layers to a HT (810°C) Si-doped  $Ga_2O_3$  channel layers (~220 nm) without growth interruption. The (010) Fe-doped  $Ga_2O_3$  substrates were cleaned in HF for 30 mins prior to channel growth. From Hall measurements, this stack design is shown to have an effective RT Hall mobility values in the range  $162-184~\rm cm^2/Vs$  for doped channel electron densities of  $1.5-3.5\times10^{17}~\rm cm^{-3}$  measured on multiple samples/substrates. These mobility values are higher than the state-of-the-art values in  $Ga_2O_3$  literature. Two types of (010) Fe-doped  $Ga_2O_3$  bulk substrates were used in this study:  $5\times5~\rm mm^2$  diced pieces from  $10\times15~\rm mm^2$  EFG-grown substrates from NCT, Japan and 2-inch CZ-grown bulk substrates from NG Synoptics, USA.

The charge and transport properties were also verified using CV, TLM, field-effect mobility ( $\mu_{FE}$ ) measurements and FET current characteristics. Few samples were processed for regrown ohmic contacts to minimize contact resistance.  $R_C$  values of 1-2  $\Omega$ .mm were achieved. 3D electron densities were verified by CV measurements. Channel charge profile (from CV) showed the absence of any active parasitic charge below the buffer layer.  $R_{sh}$  values from TLM measurements matched closely with Hall measurements. RT  $\mu_{FE}$  measured on FatFET structures ( $L_G$  ~110um,  $L_{GS}/L_{GD}$  ~1um) showed peak values of 158 and 168 cm²/Vs in the doped region for electron densities of  $3.5\times10^{17}$  cm³ and  $2.1\times10^{17}$  cm³ respectively, which are also the highest values to be ever reported. MOSFETs and MESFETs with device dimensions  $L_{GS}/L_{GD}=1/2.5/5$  um show max ON currents of ~200 mA/mm and ~130 mA/mm respectively. MESFETs show very high  $l_{ON}/l_{OFF}$  ~  $10^{10}$  and ultra-low reverse leakage. OFF-state voltage blocking capabilities of these devices will be reported.

These buffer-engineered doped high-mobility  $Ga_2O_3$  channel layers with superior transport properties show great promise for  $Ga_2O_3$  power devices with enhanced performance.

**Acknowledgement:** This material is based upon work supported by the II-VI foundation Block Gift Program 2020-2022. This material is also based upon work supported by the Air Force Office of Scientific Research under award number FA9550-21-0078 (Program Manager: Dr. Ali Sayir). We thank AFRL sensors directorate for discussions.

#### **Author Index**

### **Bold page numbers indicate presenter**

Adnan, M.: ET-MoP-2, 2 Anderson, T.: ET-MoP-3, 2 Asel, T.: EP1-WeM-7, 3

— B —

Bahat-Treidel, E.: EP1-WeM-5, 3 Bhattacharyya, A.: EP1-WeM-8, 3 Bin Anooz, S.: EP1-WeM-5, 3

- C -

Chabak, K.: EP1-WeM-7, 3

Dhar, S.: EP1-WeM-4, 3 Dhara, S.: ET-MoP-2, 2 Dryden, D.: EP1-WeM-7, 3

Freitas, Jr, J.: ET-MoP-3, 2

Galazka, Z.: EP1-WeM-5, 3 Gallagher, J.: ET-MoP-3, 2 Gann, K.: EP1-WeM-7, 3 Green, A.: EP1-WeM-7, 3

Hilt, O.: EP1-WeM-5, 3

Hobart, K.: ET-MoP-3, 2

— I —

Isaacs-Smith, T.: EP1-WeM-4, 3 Islam, A.: EP1-WeM-7, 3

\_\_\_\_ **J** \_\_\_\_ Jacobs, A.: ET-MoP-3, 2

Kahler, R.: EP1-WeM-7, 3 Krishnamoorthy, S.: EP1-WeM-8, 3 Kuramata, A.: ET-MoP-3, 2

— I. —

Lawson, J.: EP1-WeM-4, 3 Lee, H.: EP1-WeM-7, 3 Leedy, K.: EP1-WeM-7, 3 Liddy, K.: EP1-WeM-7, 3

 $-\mathbf{M}$ 

Mastro, M.: ET-MoP-3, 2 Merrett, N.: EP1-WeM-4, 3 Mou, S.: EP1-WeM-7, 3 Myers, R.: ET-MoP-2, 2

— Р -

Popp, A.: EP1-WeM-5, 3; EP1-WeM-7, 3

Rajan, S.: ET-MoP-2, 2 Ranga, P.: EP1-WeM-8, 3 Roy, S.: EP1-WeM-8, 3

Sardar, A.: EP1-WeM-4, 3 Sasaki, K.: ET-MoP-3, 2 Sepelak, N.: EP1-WeM-7, 3 Spencer, J.: ET-MoP-3, 2 Sturm, C.: ET-MoP-2, 2

Tadjer, M.: ET-MoP-3, 2 Tetzner, K.: EP1-WeM-5, 3 Thompson, M.: EP1-WeM-7, 3 Tu, T.: ET-MoP-3, 2

-V-

Verma, D.: ET-MoP-2, 2

Wang, W.: EP1-WeM-7, 3 William, J.: EP1-WeM-7, 3 Würfl, J.: EP1-WeM-5, 3

**— 7.** —

Zhang, Y.: ET-MoP-3, 2 Zhu, W.: EP1-WeM-7, 3